**Course Syllabus**

**Computer Architecture, ELL305 (3-0-0)**

Tue/Wed/Fri 10am-11am

**LH 114**

Autumn 2024

(**Course Coordinator**)

*Prof. Tapan K. Gandhi, Dept. of Electrical Engineering, IIT Delhi (*[*tgandhi@ee.iitd.ac.in*](mailto:tgandhi@ee.iitd.ac.in) *)*

*Prof. Sumantra Dutta Roy, Dept. of Electrical Engineering, IIT Delhi ,* [*sumantra@ee.iitd.ac.in*](mailto:sumantra@ee.iitd.ac.in)

*Prof. Subrat Kar,**Dept. of Electrical Engineering, IIT Delhi web.iitd.ac.in/~subrat, subrat@ee.iitd.ac.in ,*

*Tel: 1053 (011-26591053 if you call from outside IITD) Best way to meet : call 1053 or email me*

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAD4AAAABCAYAAACG7R08AAAAAXNSR0IArs4c6QAAAAlwSFlzAAAWtQAAFrUBJXW4qQAAABJJREFUCB1jZGBgsAXikQbuAgA9MAEcnbqjbwAAAABJRU5ErkJggg==)

*My Office:* 413A, Block-2 *Email:* tgandhi@iitd.ee.ac.in

*Web:* www.tapankgandhi.com

**Office Hours:** Wednesday, 5:00-6:00 pm

**TENTATIVE COURSE SCHEDULE:**

**TKG** [Introduction to Computer Architecture, Fundamentals of computer Design, Number systems, Logic gates, registers, memory, Language of bits, assembly language, Computer arithmetic, Performance measurement, Instruction Set Architecture].

**SDR** [Processor: ALU/CPU design, Control design (GCD Divisor, GCD multiplier), Finite State Machine (FSM), Control design, ARM, Assembly Language, Data Path, Pipelining, Memory system; Hierarchy, Memory Technology, Main memory, Virtual Memory, High Speed memories, Memory management]

**SK** [Multicores, Multiprocessors, Clusters, GPU, I/O management and Networking, Pipelining]

**Grading criteria:**

Minor : 33 marks (3 marks quizzes+30 marks)

Additional Minor : 33 marks (3 marks quizzes+30 marks)

Major: 34 marks (4 marks quizzes+30 marks)

1-1.5 Hours exam after each Instructor’s Class (Preferably in Weekends)

**Textbook:**

J. L. Hennessey, D. A. Patterson. *Computer Architecture: A Quantitative Approach.* Fifth Edition, Elsevier, 2012.

**Reference Books:**

* D. A. Patterson, J. L. Hennessey. *Computer Organization and Design: The Hardware/Software Interface.* Third Edition, Elsevier, 2005.
* S.R. Sarangi. Computer Organization and Architecture
* J. P. Hayes. *Computer Architecture and Organization.* Third Edition, WCB/McGraw-Hill, 1998.
* K. Hwang, F. A. Briggs. *Computer Architecture and Parallel Processing.* McGraw-Hill, 1985.